Difference between revisions of "PENELOPE"

From HPSDRwiki
Jump to: navigation, search
(New page: ==PENELOPE - Companion Transmitter to Mercury== 8th Februay 2007 - Update. Block diagram updated to reflect current Breadboard design. 7th February 2007 - Update. Block diagram updated t...)
 
 
(57 intermediate revisions by 6 users not shown)
Line 1: Line 1:
==PENELOPE - Companion Transmitter to Mercury==
+
'''PENELOPE - Companion Exciter to Mercury'''
  
8th Februay 2007 - Update. Block diagram updated to reflect current Breadboard design.
+
[[Image:DUC-v11.jpg|thumb|400px|block diagram of the Penelope DUC]]
 +
The '''Penelope''' digital up converter (DUC) is a 1/2-watt transmitter/exciter board.  It makes a good companion to the [[MERCURY|Mercury]] HF direct sampling receiver board. When connected to the [[ATLAS|Atlas]] (bus) it will  process the I and Q signal from the personal computer.
  
7th February 2007 - Update. Block diagram updated to reflect design feedback. Breadboard built, tested and working. Prototype PCB layout started.
+
The project leader for the board was Phil VK6APH with KK7P doing the PCB layout.  
  
3rd February 2007 - Initial Specification
+
''NOTE: Penelope is being manufactured by Gerd, DJ8AY.  It has also been superseded by [[Pennylane]] which is available from [http://www.iquadlabs.com iQuadLabs]
  
The Atlas compatible transmitter will use Digital Up Conversion (DUC) techniques and process the I and Q signal from the PC (or Sasquatch DSP board) directly without the need for a sound card.
+
[[Image:penny-5.png|thumb|300px|Wide band spurious output by John N8UR. Penelope producing 0.25w out on 14.1MHz]]
  
Some of the planned features include:
+
[[Image:penny-spectrumplot.png|thumb|300px|Phase noise plot by John N8UR. Penelope producing 0.25w out on 14.1MHz and phase locked to on board 10MHz TCXO]]
  
  1.8 - 55MHz frequency coverage
+
[[Image:Penelope_Verilog.jpg|thumb|400px|Verilog block diagram]]
  1W pep output
+
  Low level transverter output
+
  AM, C-AM, FM, CW, PSK etc
+
  RF phase and magnitude outputs for future Envelope Elimination and Restoration (EER) power amplifier
+
  Open drain FET for PTT control of external amplifiers
+
  Seven open collector outputs for Linear, relay etc control,
+
  Solid state antenna changeover relay for fast QSK.
+
  Optional on board microphone ADC or use with a Janus card
+
  Frequency options:
+
  o On board high performance 125MHz crystal oscillator
+
  o External 125MHz source
+
  o On board oscillator can be phase locked to 10MHz reference e.g. Gibraltar
+
  o On board 10MHz OCXO/TCXO  option
+
  FPGA based DUC enabling future code upgrades
+
  USB interface to PC via Ozy board
+
  I and Q balanced adjustment not required due to digital generation of RF waveform
+
  ADC for ALC or PA linearization etc.
+
  ALC processed in the FPGA to avoid  delays associated with PC processing 
+
  
 +
== See Also ==
 +
* [[Penelope - Development History‎]]
  
Lyle, KK7P, has kindly agreed to lay out the PCB. Please provide feedback, comments and feature requests via the hpsdr reflector.
+
* [[Penelope - Manufacturing]]
  
Phil... VK6APH
+
* [[Penelope - Trouble_Shooting]]
  
A block diagram is shown below.
+
* [[Never Short a Penelope by AD9DP|Never Short a Penelope]]
  
Image:DUC-v7.jpg
+
[[Category:Penelope| ]]

Latest revision as of 12:49, 15 September 2011

PENELOPE - Companion Exciter to Mercury

block diagram of the Penelope DUC

The Penelope digital up converter (DUC) is a 1/2-watt transmitter/exciter board. It makes a good companion to the Mercury HF direct sampling receiver board. When connected to the Atlas (bus) it will process the I and Q signal from the personal computer.

The project leader for the board was Phil VK6APH with KK7P doing the PCB layout.

NOTE: Penelope is being manufactured by Gerd, DJ8AY. It has also been superseded by Pennylane which is available from iQuadLabs

Wide band spurious output by John N8UR. Penelope producing 0.25w out on 14.1MHz
Phase noise plot by John N8UR. Penelope producing 0.25w out on 14.1MHz and phase locked to on board 10MHz TCXO
Verilog block diagram

See Also